## National University of Computer and Emerging Sciences Karachi Campus

## Digital Logic Design

### Sessional-II Exam

(EE1005)

Total Time (Hrs):

1

Date: April 4th, 2024

Total Marks:

30

Course Instructor(s)

**Total Questions:** 

Student Signature

6

Mr. Aashir Mahboob

Mr. Kashan Hussain

Mr. Kariz Kamal

Ms. Rabia Tabassum

Mr. Muhammad Rahim

Ms. Sania Urooj

Mr. Waqar Ahmed

Section

Do not write below this line

Roll No

Attempt all the questions.

#### CLO #3 Analyze small -scale combinational digital circuits.

Q1: A four-bit binary number is represented as  $X_3X_2X_1$ ,  $X_0$ , where  $X_3$ ,  $X_2$ ,  $X_1$ ,  $X_0$  represent the individual bits and  $X_0$  is the LSB. Design a logic circuit (using NAND Gate only) that will produce a HIGH output (Y) whenever the binary number is greater than  $0010_2$  and less than  $1010_2$ . [6]

#### CLO # 3 Analyze small –scale combinational digital circuits.

Q2: The circuit in **Fig-1** is supposed to be a simple digital combination lock whose output will generate an active—Low signal for only one combination of inputs. Modify the circuit diagram for active High output. Also determine the input conditions needed to cause the output to go to its active low state

[3]



Fig-1

# National University of Computer and Emerging Sciences Karachi Campus

CLO#3 Analyze small -scale combinational digital circuits.

Q3: The input waveforms in Fig-2 are applied to a 4-bit adder. Determine the waveforms for the sum and the carry output in relation to the inputs by constructing a timing diagram. [4]



CLO #3 Analyze small -scale combinational digital circuits.

Q4: Implement the following Boolean function using (a) NAND-NAND representation (b) NOR-NOR representation [6]

Fig-2

$$F(A,B,C,D) = \Pi (2, 3, 4, 5, 10, 12, 13, 14, 15)$$

CLO #3 Analyze small –scale combinational digital circuits.

Q5: Implement the above Boolean function of Q4 using an 8x1 Multiplexer.

[6]

CLO # 3 Analyze small -scale combinational digital circuits.

Q6: Implement a Full Adder Circuit using a 3 to 8 line Decoder.

[5]